%0 Journal Article
%T Cost-effective architecture of decoder circuits and futuristic scope in the era of nano-computing
%J Scientia Iranica
%I Sharif University of Technology
%Z 1026-3098
%A Bhoi, B. Kumar Kumar
%A Misra, N. Kumar
%A Bharti, P.
%D 2023
%\ 04/01/2023
%V 30
%N 2
%P 477-491
%! Cost-effective architecture of decoder circuits and futuristic scope in the era of nano-computing
%K QCA
%K Decoder
%K Arithmetic circuit
%K Majority gate
%K Nanoelectronics
%K nanometer-scale
%K Nanostructures
%K Devices
%R 10.24200/sci.2022.58661.5846
%X The goal of Very Large Scale Integration (VLSI) over the past several decades has been the miniaturisation of chip size, along with increased computing speed and decreased power consumption. Miniaturization of size, high computing speed, and low power consumption does not appear to be able to meet the demand of consumers at this time. Quantum dot cellular automata is a more promising methodology that has the potential to optimise power, speed, and area at the nano-computing scale. In the field of nanocomputing, combinational circuit design has seen a significant amount of research and development effort. This article presents a comprehensive review as well as a proposed design of a decoder that has an accurate clocking mechanism and the best design. In terms of cell count, total area, cell area, area coverage, latency, QCA cost, and quantum cost, the novel 2-to-4 decoder achieves values of 87, 0.10, 0.0281, 28.1, 2.5, 0.625, 0.25, which is better than the prior work. Comparing the 2-to-4 decoder design to a standard design, the improvement is 72.64 %, 80 %, 72.71 %, 28.1 %, 64.28 %, 97,44 and 92.85 % in cell count, total area, cell area, area coverage, latency, QCA cost, and Quantum cost, respectively.
%U https://scientiairanica.sharif.edu/article_22930_a435369452a86d09a5b48e453dfb682f.pdf